Skip to content

Harsh-patil28/DFT_Design_for_Testibility

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 

History

72 Commits
 
 
 
 
 
 
 
 
 
 
 
 

Repository files navigation

DFT_Internship

This repository documents the Design for Test (DFT) Flow that I am currently exploring during my internship.

Prerequisites

  • Cadence Genus installed and licensed
  • Cadence Tempus installed and licensed
  • Mentor Grpahics Tessent installed and licensed
  • Valid library files (.lib, .lef, .mdt) in project directories
  • UNIX/Linux environment

Block Diagram

Repository Structure

🔹 Cadence Genus (Synthesis) – Logic synthesis and netlist generation.
🔹 Siemens Tessent (DFT) – Scan chain insertion, ATPG pattern generation, and Memory Built in Self Test.
🔹 Cadence Tempus (Static Timing Analysis) – Timing verification and analysis.

📖 References & Additional Resources

For any queries or contributions, feel free to open an issue or submit a pull request! 🚀

Support

For issues contact:
Harsh A Patil
[email protected]

About

This repository documents the Design for Test (DFT) Flow that I am currently exploring during my internship.

Topics

Resources

License

Stars

Watchers

Forks

Releases

No releases published

Packages

 
 
 

Contributors